

(/apex/homePage? returnParam=true)



Support Home(/apex/homePage) Resources

Troubleshooting

Information(/apex/Coveo CommunitySearch#t=TroubleshootingInformation&language=en)





How to analyze annotation report of the report\_sdb\_annotation command in Genus/Joules



In Genus/Joules, after reading the input stimulus (that is, TCF/SAIF/PHY/SHM/VCD/FSDB), I want to analyze the annotation summary report.

1. Primary Ports section provides the activity annotation information for design input ports, output ports, and I/O ports.

Arch ICGC represents the activity annotation for architectural or user-defined ICGs, that is, ICGC, which are available in RTL.

2. Sequential Outputs section provides the activity annotation information for Memory Output pins, Flop Output pins, and Latch Output pins.

**Problem** 

Solution

# 2325







**FEEDBACK** 

## • Total ICGC is the sum of activity annotation of Arch ICGC and Inferred ICGC.

3. Drivers section provides the activity coverage information for driver nets.

Inferred ICGC represents the activity annotation for tool inserted ICGs.

A net is driver net when it is the following:

The report sdb annotation commands output two variations.

In the annotation summary report the Object types are as following:

Before the power is computed

After the power is computed

How can I analyze the output of the report sdb annotation command?

- Net of sequential output pin
- Net of combinational output pin
- Net of Input ports

That is,

Total Driver nets = expr [llength [vfind / -pin instances seq/\*/pins out/\*]] + [llength [vfind / -pin instances comb/\*/pins out/\*]] + [llength [vfind / -port ports in/\*]]

A net is an RTL driver net when:

- · Net is user-defined.
- · Module of the net is a user module and

- Net name is not n\_\* (\* is a number)
- Net is connected to the port or subport

That is, RTL driver nets include the following:

- vfind / -pin instances\_seq/\*/pins\_out/\*
- vfind / -pin instances\_comb/\*/pins\_out/\*
- 4. DFT section provides the annotation information for activity coverage for DFT-related pins.

#### In the Annotation Report which is reported computing the power We have following components.

Stim Id : /stim#1

Stim file : waves.shm/

Stim file format : shm

Top instance : /uart\_tx\_test/test\_uart

Design Top : /uart

Num frames : 1

Duration : 4.83394e+06ns

----- Annotation Report -----

Object Type Asserted UnAsserted Unconnected Total Asserted%

+ Constant

.....

## **Primary Ports**

Inputs 11 0 0 11 100.00%

Outputs 10 0 0 10 100.00%

I/O 0 0 0 0 N/A

Sequential Outputs

Memory 0 0 0 0 N/A

2325





Flop

Latch

Arch ICGC

Total ICGC

Driver nets

Input Ports

Flop Outputs

Memory Outputs

**RTL** Driver nets

Drivers

DFT

Inferred ICGC

- 2325

- 1. Asserted: When the Activity from the stimulus is mapped to its respective signals of the design.
- 2. Unasserted: When the Activity from the stimBEFOREulus is NOT mapped to its respective component of the design. This could have 2 Possibilities:
  - Signal present in the design and not in the Stimulus.
  - Signal present in the stimulus and not in the Design
- 3. Constant: If a Signal has a constant Value in the stimulus file.

0

0

0

0

255

0

0

55

0

0

0

0

69

58

0

0

55

0

0

0

0

58

0

0

0

0

0

0

0

0

0 0 100.00%

N/A

N/A

N/A

N/A

21.29%

100.00%

N/A

N/A

N/A

- 4. Unconnected: If a signal is left undriven or unloaded in the design.
- 5. Total: Gives the sum of the signals reported (Asserted + Unasserted + Constant + Unconnected)
- 6. Asserted%: Is the Rate of Assertion with respect to the Total number of signals. [(Asserted x 100)/Total].

In the Annotation Report which is reported AFTER computing the power We have following additional components.

Stim Id

Stim file : waves.shm/

Stim file format : shm

Top instance : /uart\_tx\_test/test\_uart

: /stim#1

Design Top : /uart

Num frames : 1

Duration : 4.83394e+06ns

------ Annotation Report ------

Object Type Asserted User\_Asserted Default Computed Clock\_Source Unconnected Total Asserted%

+ Constant

.....

| Primary F | orts |
|-----------|------|
|-----------|------|

| Inputs  | 11 | 0 | 0 | 0 | 0 | 0 | 11 | 100.00% |
|---------|----|---|---|---|---|---|----|---------|
| Outputs | 10 | 0 | 0 | 0 | 0 | 0 | 10 | 100.00% |

I/O 0 0 0 0 0 0 N/A

## Sequential Outputs

| Memory | 0 | 0 | 0 | 0 | 0 | 0 | 0 | N/A |
|--------|---|---|---|---|---|---|---|-----|
|--------|---|---|---|---|---|---|---|-----|

Flop 55 0 0 0 0 0 55 100.00%

Latch 0 0 0 0 0 0 N/A

Arch ICGC 0 0 0 0 0 0 N/A

Inferred ICGC 0 0 0 0 0 0 N/A

Total ICGC 0 0 0 0 0 0 N/A

Drivers

Driver nets 69 0 0 157 0 0 226 30.53%

RTI Driver note 58 0 0 15 0 0 72 70 /15%







INTE DITYOF HOLE

- 1. User Asserted: When a pin activity is set manually by the user using set pin activity.
- 2. Default: When the neither the signal is not present not the tool could calculate the pin activity of a particular object of the design then the tool takes the default pin activity
- 3. Computed: The tool computes the pin activity by relying on the pin activity of its corresponding pins using activity propagation.
- 4. Clock Source: Number of clock source pins for the specified object type. Clock source pins are the ones whose activities are inferred from SDC.
- 5 . Total: Gives the sum of the signals reported (Asserted + User Asserted + Default + Computed + Clock Source + Unconnected + Constant)

Better the annotation, better is the accuracy of the estimated power.

You can report the list of instances with activity either unasserted or computed by using the following command:

```
report sdb annotation -stims /stim#1 -show details seq:unasserted
report sdb annotation -stims /stim#1 -show details seq:computed
report sdb annotation -stims /stim#1 -show details icgc:all
```

#### Example:-

@Joules> report sdb annotation -stim /stim#1 -show details comb:computed:all

Stim:/stim#1

Design :uart

Total 'comb:all' nets: 560

2325





-----

/uart/uart\_baud/n\_22 : /uart/uart\_baud/g221\_\_6260/Y

/uart/uart\_baud/n\_22:/uart/uart\_baud/g219\_\_2398/C

/uart/uart\_baud/n\_21 : /uart/uart\_baud/g222\_\_4319/Y

/uart/uart\_baud/n\_21:/uart/uart\_baud/g219\_2398/D

/uart/uart baud/n 20:/uart/uart baud/g223 8428/Y

/uart/uart\_baud/n\_20 : /uart/uart\_baud/g220\_\_5107/D

1

Net Associated to the pin

The Pin that is reported under computed combinational.

Return to the top of the page







Caution: All content on this site is Cadence Confidential and for Cadence customers only. DO NOT DISTRIBUTE.

This document: ○ Helped in learning ○ Resolved my query ○ Needs review

#### People who viewed this also viewed:

Low annotation for multidimensional array (MDA) when reading SHM/VCD in Joules (/apex/ArticleAttachmentPortal?

id=a1O0V0000091BcnUAE&pageName=ArticleContent&oMenu=People who viewed this also viewed)

Difference between driver and RTL driver nets seen in annotation table of read\_stimulus command; how to get the list of these nets (/apex/ArticleAttachmentPortal? id=a1O0V000009EWBLUA4&pageName=ArticleContent&oMenu=People who viewed this also viewed)

Can Genus or Joules run an annotation threshold check after read\_stimulus?

(/apex/ArticleAttachmentPortal?

id=a1O3w000009EvTGEA0&pageName=ArticleContent&oMenu=People who viewed this also viewed)

How to generate RTL-to-gate-level netlist name mapping file (/apex/ArticleAttachmentPortal?

#### You might be interested in:

2325

Installation and Licensing Information
Page(https://support.cadence.com/apex/ArticleAttachmentPortal?
id=a100V000007MmzEUAS&pageName=ArticleContent&id=a100V000000cuments which may be similar to this document)

Submit Feedback

- How To Control Selection of Clock Gating Logic in Genus Synthesis Solutic (https://support.cadence.com/apex/ArticleAttachmentPortal?
  id=a1OPP000001thyD2AQ&pageName=ArticleContent&id=a1OPP000001
  ments which may be similar to this document)
- What is Net Delay? (Video)(https://support.cadence.com/apex/ArticleAttackid=a1O3w000009lujREAQ&pageName=ArticleContent&id=a1O3w000009lents which may be similar to this document)
- How to check RTL information for the cell instances in Genus(https://support.cadence.com/apex/ArticleAttachmentPortal? id=a1O3w00000AHCFdEAP&pageName=ArticleContent&id=a1O3w00000 uments which may be similar to this document)
- How can I get expected results from Genus when using remove\_from\_colle (https://support.cadence.com/apex/ArticleAttachmentPortal? id=a1OPP000001ez4D2AQ&pageName=ArticleContent&id=a1OPP00000′ ments which may be similar to this document)

id=a1O3w000009lbvEEAQ&pageName=ArticleContent&oMenu=People who viewed this also viewed)

Understanding power computation in Joules/Genus. (/apex/ArticleAttachmentPortal? id=a1O3w000009beGwEAI&pageName=ArticleContent&oMenu=People who viewed this also viewed)

#### **New Content Notification**

Would you like to be notified whenever a new content is created for Genus?

Yes, please!



2325

© 2025 Cadence Design System, Inc All Rights Reserved

Terms of Use(http://www.cadence.com/Pages/terms.aspx)
| Privacy
Policy(http://www.cadence.com/Pages/privacy.aspx) | US
Trademarks(http://www.cadence.com/Pages/trademarks.aspx)

Connect with Us

f (https://www.facebook.com/CadenceDesign)





(https://www.linkedin.com/company/cadence-design-systems)

(http://www.youtube.com/user/CadenceDegn)

FEEDBA©K